## 3027 ## B. Tech 3rd Semester (Civil Engg.) Examination - December, 2019 ## **ENGINEERING MECHANICS** Paper: PCC-CE-203-G Time: Three Hours] [ Maximum Marks: 75 Before answering the questions, candidates should ensure that they have been supplied the correct and complete question paper. No complaint in this regard, will be entertained after examination. Note: Question No. 1 is compulsory. Attempt at least one question from each Section. All questions carry equal marks 1. (a) Define Hooke's law. (b) Write the name of different types of stresses. (c) Define Principal Stress and Principal Planes. P. T. O. 3027-1550-(P-4)(Q-9)(19) | | (e) | Explain D-type flip-flop. | 2.5 | |-----|-------|----------------------------------------------------------------------------------------|-----------| | | (f) | Define Hold Time. | 2.5 | | | | UNIT – I | | | 2 | . (a) | Realize AND, OR and NOT gate with the help<br>Universal gates NAND and NOR separately. | 9 01 | | | (b) | Implement Boolean expressions for EX-OR gusing NAND gates. | gate<br>6 | | 3. | . Wr | rite short notes on : | | | | (i) | Error detecting and correcting code | 8 | | | (ii) | Excess-3 and gray code | 7 | | | | UNIT – II | | | 4. | Rea | alize a function with the help of NAND gates: | 15 | | | F | $(A, B, C. D) = \Sigma(0, 1, 4, 6, 9, 12, 15) + d(2, 3, 6)$ | | | 5. | Wri | ite short notes on : | 15 | | | (i) | BCD adder circuit | | | | (ii) | Priority Encoders | | | | (iii) | Multiplexer | | | | | UNIT – III | | | | | ONII - III | | | 6. | (a) | Explain the working of Master-Slave JK Flip flop. | 9 | | | (b) | What is the difference between Synchronous as | nd | | | | Asynchronous counters? | 6 | | 032 | -2200 | 0-(P-3)(Q-9)(19) (2) | | | 7. | (a) | Convert SR flip-flop to JK flip-flop. | |----|-------|------------------------------------------------------| | | (b) | Explain the concept of Parallel to serial convertor. | | | | UNIT – IV | | 8. | (a) | Implement a Full adder Using PLA. | | | (b) | Explain the concept of Quantization and Encoding. | | 9. | Wri | ite short note on : | | | (i) | Field Programmable Gate array | | | (ii) | Complex programmable logic devices | | | (iii) | Content Addressable Memory | | | | | | | | | | | | | | | | | | | | adfroir S | | | | Made | | | | downloaded from | | | | | | | | | | | | | 3032-2200-(P-3)(Q-9)(19) ## SECTION - D 8. What is Truss? Explain the various types of truss along with application. Discuss the various method of analysis of truss. 9. Explain various theories of failure. 15 Studio Collina 3027-1550-(P-4)(Q-9)(19) (4)